# EMITTER PERFORMANCE IMPROVEMENT OF MULTICRYSTALLINE SI SOLAR CELLS BY CONTROLLING THE N<sup>++</sup> LAYER

Yuji Komatsu<sup>1</sup>, John Anker<sup>1</sup>, Henri Geerman<sup>2</sup>, Peter Venema<sup>2</sup>, and Arno F. Stassen<sup>1</sup>

<sup>1</sup>ECN Solar Energy, P.O. Box 1, NL-1755 ZG Petten, the Netherlands, Tel: +31 224 564303; Fax: +31 224 568214;

<sup>2</sup>Tempress Systems BV, Radeweg 31, NL-8171 MD Vaassen, the Netherlands,

Email: komatsu@ecn.nl

ABSTRACT: The phosphorus concentration in the  $n^{++}$  layer (top layer of a phosphorus emitter) was lowered by either thinning or thickening the phosphosilicate glass (PSG) film as the dopant source. Reducing the concentration by thickening the PSG combined with oxidation led to the improvement of the solar cell performance. Thinning the PSG by lowering the process temperature hardly showed positive effect. Reducing the sheet resistance from 66 ohm/square to 51-56 ohm/square by deepening the emitter depth itself and lowering the phosphorus concentration in the  $n^{++}$  layer resulted in a maximum efficiency gain of 0.3%<sub>abs</sub> for a uniform emitter structure. A selective emitter was fabricated through a process flow including two separate POCl<sub>3</sub> diffusion steps. Significant increase of Voc by 18 mV was obtained resulting in an average efficiency gain of  $0.5\%_{abs}$  and the largest of  $0.7\%_{abs}$  for the best cell. Our  $2 \times POCl_3$  selective emitter process for multicrystalline silicon demonstrated the highest gain in efficiency and Voc, compared with to previously reported selective emitter approaches. Keywords: Selective Emitter, Diffusion, Multicrystalline Silicon

# 1 INTRODUCTION

In most cases when a phosphorus emitter is formed by diffusion, the direct source to provide phosphorus atoms to crystalline silicon surface is a phosphosilicate glass (PSG) film [1]. Normally in industrial processing, PSG is saturated by phosphorus because uniform PSG can be easily obtained in a wide and tolerant process window by saturating the precursor for PSG when it is grown. Due to the larger solid solubility limit of phosphorus in PSG than that in crystalline silicon [1], the emitter surface near the PSG, or n<sup>++</sup> layer as shown in Fig. 1, is over saturated and the excess phosphorus atoms are not electrically activated. These inactive phosphorus atoms cause lower operating voltage and smaller current since they behave as Shockley-Read-Hall (SRH) recombination centers [2]. Most attempts to improve the emitter performance have focused on reducing the excess phosphorus near the surface [3-9].

In this work, the reduction of the excess phosphorus in the  $n^{++}$  layer is attempted by thinning the PSG film by lowering the process temperature, or thickening it by combining with an oxidation process.

In addition, a selective emitter structure is fabricated by applying the optimized low-concentration  $n^{++}$  emitter with a process flow including two separate POCl<sub>3</sub> diffusion steps.

## 2 EXPERIMENT

Figure 1 shows the simplified model of the phosphorus doping profile of both emitter and PSG formed by diffusion. Besides the interface between PSG and emitter, two layers in the emitter are recognized, with the depth where the phosphorus concentration  $(N_{\rm P})$  is ~  $3 \times 10^{19}$  cm<sup>-3</sup> as the border [3]. Although the majority carrier concentration in the n<sup>++</sup> layer cannot be higher than  ${\sim}5{\times}10^{20}~\text{cm}^{-3}$  (which is formed at the typical process temperature for the emitter formation [3]), the surface  $N_{\rm P}$ of the n<sup>++</sup> layer is higher than that due to the oversupplied phosphorus from the PSG. In order to lower the  $N_{\rm P}$  in the n<sup>++</sup> layer, two different routes can be followed.

One is thinning the formed PSG film. During the POCl<sub>3</sub> diffusion process, phosphorus atoms are driven into silicon still after the supply of the POCl<sub>3</sub> gas is finished. Although the phosphorus is saturated in PSG while the POCl<sub>3</sub> gas is supplied, the grown PSG can be thinned by lowering the process temperature resulting in the slower growing speed, and the total amount of phosphorus fixed in the PSG can be physically reduced. If sufficiently long drive-in is followed, sheet resistance  $(R_{\text{sheet}})$  can be tuned at the same level as the conventional process (60~66 ohm/square) while lowering the  $N_{\rm P}$  in the n<sup>++</sup> layer.

The other is thickening the PSG film by oxidizing it after the supply of the POCl<sub>3</sub> gas is finished. This measure is diluting the phosphorus concentration in the PSG film, and indirectly lowering the surface  $N_{\rm P}$  of the  $n^{++}$  layer. It also enables to control the depth of  $n^{++}$  layer by including the n<sup>++</sup> layer surface into the PSG.

The diffusion tool is an industry-scale POCl<sub>3</sub> tube furnace Tempress TS81003, equipped with 400 slots for loading 156×156 mm<sup>2</sup> wafers in its temperature flat zone. The doping profiles of the surface-polished wafers were characterized with secondary ion mass spectroscopy (SIMS).

156×156 mm<sup>2</sup> multicrystalline silicon (mc-Si) wafers were used for manufacturing solar cells and neighboring wafers were equally distributed to each experimental group. Except for the phosphorus diffusion process, all



Figure 1: Simplified model of phosphorus doping profile of emitter and PSG, formed by diffusion process.

other process steps —such as texturing,  $SiN_x$  deposition, metallization, etc.— were the same for the uniform emitter process. The selective emitter process is described in section 3.4.

## 3 RESULTS AND DISCUSSION

3.1 Thinning PSG by lower process temperature

The surface  $N_{\rm P}$  of the n<sup>++</sup> layer was reduced while keeping  $R_{\rm sheet} = 64 \sim 66$  ohm/square. Three experiment groups were defined with different process temperature T<sub>0</sub> (reference), T<sub>1</sub>, and T<sub>2</sub>, where T<sub>0</sub> > T<sub>1</sub> > T<sub>2</sub>. With keeping the POCl<sub>3</sub> supply time constant, the following drive-in time was tuned to obtain 64-66 ohm/square for all the groups. Figure 2 (a) and (b) show the doping profile characterized by SIMS of each group. Figure 2 (b) focuses on the n<sup>++</sup> layer.

As seen in Fig. 2 (b), the phosphorus concentration in the  $n^{++}$  layer becomes a bit lower at  $T = T_2$ , while the profiles in  $n^+$  are almost identical as shown in Fig. 2(a). The reduced  $N_P$  at the  $n^{++}$  layer does not change the  $R_{\text{sheet}}$  because the reduced phosphorus atoms are all electrically inactive.

Table I shows the average values of short circuit current (Isc), open circuit voltage (Voc), fill factor (FF) and the efficiency ( $\eta$ ) with the standard deviations of the manufactured mc-Si solar cells of each group. The front contact metallization was optimized using the group of T<sub>0</sub>.



**Figure 2:** Phosphorus doping profiles of different process temperatures aiming at thinning PSG. (a) Both  $n^{++}$  and  $n^{+}$  layers. (b) Focusing on  $n^{++}$  layer.

 Table I: mc-Si solar cell properties of different

| process temperature groups anning at timining FSG. |               |             |                |                |  |  |
|----------------------------------------------------|---------------|-------------|----------------|----------------|--|--|
| process                                            | Isc           | Voc         | FF             | η              |  |  |
| temp.                                              | (A)           | (mV)        | (%)            | (%)            |  |  |
| T <sub>0</sub> (ref)                               | $8.35\pm0.03$ | $611 \pm 1$ | $77.1 \pm 0.1$ | $16.2 \pm 0.1$ |  |  |
| $T_1 (< T_0)$                                      | $8.36\pm0.04$ | $611 \pm 1$ | $76.8\pm0.2$   | $16.1 \pm 0.1$ |  |  |
| $T_2 (< T_1)$                                      | $8.41\pm0.04$ | $613 \pm 1$ | $76.0 \pm 0.7$ | $16.1 \pm 0.2$ |  |  |

The difference is hardly seen between  $T_0$  and  $T_1$  groups, but the  $T_2$  group has a slightly higher Isc and Voc even with the small difference of the n<sup>++</sup> doping profile seen in Fig. 2 (b). Separately optimizing metallization process of the  $T_2$  group could result in a FF as high as that of  $T_0$ (~77%) and an improvement in the efficiency.

The surface  $N_P$  of  $T_2$  group, which is  $8 \times 10^{20}$  cm<sup>-3</sup> and a bit lower than  $1 \times 10^{21}$  cm<sup>-3</sup> of  $T_0$  group, is still higher than the solid solubility limit at  $T = T_2$  of phosphorus in silicon (~ $5 \times 10^{20}$  cm<sup>-3</sup>) [1]. A non-ignorable amount of electrically inactive phosphorus is still present in the n<sup>++</sup> layer. A smaller amount of inactive phosphorus could be achieved by an even lower process temperature or shorter POCl<sub>3</sub> supply time resulting in thinner PSG, which can go outside the process window for growing a uniform PSG.



**Figure 3:** Phosphorus doping profiles of reference (conventional process) 66 ohm/sq., n<sup>++</sup>-reduced 76 ohm/sq., and 85 ohm/sq. groups.

**Table II**: mc-Si solar cell properties attempting to reduce  $n^{++}$  layer while keeping  $n^+$  layer by oxidizing PSG.

| $R_{sheet}$<br>( $\Omega/sq.$ ) | Isc<br>(A)    | Voc<br>(mV) | FF<br>(%)      | η<br>(%)       |
|---------------------------------|---------------|-------------|----------------|----------------|
| 66 ohm                          | $8.36\pm0.05$ | $612 \pm 1$ | $77.6 \pm 0.1$ | $16.3 \pm 0.1$ |
| 76 ohm                          | $8.46\pm0.04$ | $618 \pm 1$ | $77.0 \pm 0.4$ | $16.5 \pm 0.1$ |
| 85 ohm                          | $8.56\pm0.03$ | $621 \pm 1$ | $72.8\pm0.8$   | $15.9\pm0.2$   |

3.2 Thickening PSG by combining oxidation (I)

In Fig. 3, the doping profile of the reference group with  $R_{\text{sheet}}$  of 66 ohm/square is displayed, accompanied by two other doping profiles with 76 and 85 ohm/square, respectively. The processes for these profiles were designed with the consideration to lower the peak  $N_{\text{P}}$  and thin the n<sup>++</sup> layer while keeping the profile of the n<sup>+</sup> layer equivalent. This is done by oxidation of the PSG film after the PSG formation. The n<sup>+</sup> profiles of both the red and the blue curves exactly coincide with the reference black curve while peak  $N_{\text{P}}$ s are lowered significantly and the n<sup>++</sup> layers are thinned. Both the lower peak and the shallower depth of the n<sup>++</sup> layer resulted in higher sheet resistance.

The average values of Isc, Voc, FF, and  $\eta$  of the manufactured mc-Si solar cells using the profiles depicted in Fig. 3 are shown in Table II. The improvement of Isc and Voc of both 76 and 85 ohm/square cells compared to the reference 66 ohm/square suggests that the electrically inactive phosphorus atoms in the n<sup>++</sup> layer are reduced effectively

by means of the lower peak and the shallower layer. The average efficiency gain of the 76 ohm/square cells was  $0.2\%_{abs}.$ 

In these experimental groups, the metallization process was optimized using the 85 ohm/square group, but the FF of 85 ohm/square cells went down remarkably while the decrease for 76 ohm/square cells was limited. This means the direction of reducing the  $n^{++}$  layer while keeping  $n^{+}$  layer hits the peak of efficiency at around the 76 ohm/square group. The doping profile of 85 ohm/square group shown in Fig. 3 looks promising because it hardly contains the layer with  $N_P > 5 \times 10^{20}$  /cm<sup>3</sup>, but it caused difficulty in making a good contact.

#### 3.3 Thickening PSG by combining oxidation (II)

In order to improve the contact between metal and emitter from the previous section, we designed a diffusion process resulting in a peak  $N_P$  of the n<sup>++</sup> layer comparable to the 85 ohm/square group, combined with a deeper n<sup>+</sup> layer also by oxidizing the PSG. Figure 4 shows the representative 2 curves of 51 ohm/square and 56 ohm/square with the reference 66 ohm/square which is same as in Fig. 3. They show deeper n<sup>+</sup> layers than the reference 66 ohm/square, resulting in a lower  $R_{\text{sheet}}$ . The impact of the lower peak concentration to  $R_{\text{sheet}}$  is limited because most of the reduced phosphorus atoms in the n<sup>++</sup> layer are electrically inactive.

The average values of Isc, Voc, FF, and  $\eta$  of the mc-Si solar cells are shown in Table III. The 51 ohm/square cells show higher Voc and FF, resulting in  $0.3\%_{abs}$ average efficiency gain. While the peak  $N_P$  of  $\sim 7 \times 10^{20}$ cm<sup>-3</sup> is comparable to T = T<sub>2</sub> in section 3.1, a larger Voc gain of 5 mV was obtained. The Voc gain is not only due to the reduction of the n<sup>++</sup> layer but as well as due to the deepened n<sup>+</sup> layer [5]. The region where  $N_P$  is no longer above  $5 \times 10^{20}$  cm<sup>-3</sup> lies much deeper than for the 76 ohm/square emitter shown in Fig. 3, rendering a better contact for the Ag paste when it penetrates as deep as  $\sim 0.05 \mu m$ .

The 56 ohm/square cells (Fig. 4: blue) show an increase in both Isc and higher Voc compared to the 51



**Figure 4:** Phosphorus doping profiles of deepened-n<sup>+</sup> 51 ohm/sq., and 56 ohm/sq., shown together with the reference 66 ohm/sq.

**Table III**: mc-Si solar cell properties attempting to reduce  $n^{++}$  layer and deepening  $n^{+}$  layer by oxidizing PSG.

| $R_{sheet}$<br>( $\Omega/sq.$ ) | Isc (A)       | Voc (mV)    | FF (%)         | η (%)          |
|---------------------------------|---------------|-------------|----------------|----------------|
| 66 ohm                          | $8.36\pm0.05$ | $612 \pm 1$ | $77.6 \pm 0.1$ | $16.3 \pm 0.1$ |
| 51 ohm                          | $8.39\pm0.03$ | $617 \pm 1$ | $77.9 \pm 0.2$ | $16.6 \pm 0.1$ |
| 56 ohm                          | $8.40\pm0.04$ | $619 \pm 1$ | $77.6\pm0.2$   | $16.6 \pm 0.1$ |

ohm/square cells, but due to the lower FF, they also result in a comparable  $0.3\%_{abs}$  average efficiency gain. The depth tolerance where  $N_P > 5 \times 10^{20}$  cm<sup>-3</sup> is shallower than the 51 ohm/sq. cells (Fig. 4: red), but equivalent to the reference 66 ohm/sq. cells (Fig. 4: black), explaining why the FF is more comparable to the reference cells.

## 3.4 Selective emitter with $2 \times POCl_3$ process

Lowering the  $N_{\rm P}$  in the n<sup>++</sup> layer always results in reducing the process window for the subsequent metallization process as shown in section 3.2. The attempt described in section 3.3 looks promising to reduce the electrically inactive phosphorus while keeping a sufficient conductance with the metal contact, but the impact of Auger recombination is not ignorable where  $N_{\rm P}$ > 1×10<sup>20</sup> cm<sup>-3</sup> [10] and the  $N_{\rm P}$  in the n<sup>++</sup> layer should still be lowered. Following the direction described in section 3.2 will enable further reduction of the n<sup>++</sup> layer toward  $N_{\rm P} < 5 \times 10^{20}$  cm<sup>-3</sup>. The contact problem should be overcome by selective emitter approach with combining heavily doped n<sup>++</sup> layer just beneath the metal contact.

We designed and tested several process flows to implement the low  $N_{\rm P}$  n<sup>++</sup> layer described in section 3.2 into a selective emitter process. Figure 5 shows the processing path which recorded the highest device performance, comparing with the process flows of reference uniform emitter which are the industry standard [3] and the ECN Baseline [11]. The doping profile of the industry standard corresponds to any of the black curves of Figs. 2-4. This process flow includes two separate POCl<sub>3</sub> diffusion steps, which is unique compared to other industrialized process flows ever reported [6-9].

In this process flow, the area where no metal contact is designed to be printed upon is selectively etched by screen printable etching paste after the first POCl<sub>3</sub> diffusion. The etching depth is 0.2-0.4  $\mu$ m, which is sufficient to remove the emitter layer formed by the first POCl<sub>3</sub> process and hardly damaging the anti-reflective quality of the textured surface. The border of the selectively etched area is clearly visible even after SiN<sub>x</sub> is deposited.

Figure 6 shows the three-dimensional expression (3D) of  $R_{\text{sheet}}$  measured by four-point probe using Sherescan [12] near a busbar contact is crossing to a few

### reference uniform emitter selective emitter isotropic texture isotropic texture POCI<sub>3</sub> 68 ohm/square POCI<sub>3</sub> 66 ohm/square (industry standard) selective etch back by or POCI<sub>3</sub> 68 ohm/square screen printing (ECN Baseline) post clean + HF POCI<sub>3</sub> 100 ohm/square PSG removal PSG removal **PECVD SINx PECVD SiNx** front / rear metallization front / rear metallization

Figure 5: Process flow of the  $2 \times POCl_3$  selective emitter comparing with the reference uniform emitter processes.



Figure 6: 3D expression of  $R_{\text{sheet}}$  near a busbar contact is crossing a few finger contacts after the post cleaning of the selective etching back.



**Figure 7:** 3D expression of  $R_{\text{sheet}}$  after the second POCl<sub>3</sub> diffusion.

finger contacts after the post cleaning of the selective etching back. The measured minimum  $R_{\text{sheet}}$  is 75-80 ohm/square where the area is protected from the etching paste although the real value is difficult to identify due to the limited spatial resolution of four-point probe method. The etched area shows  $R_{\text{sheet}} > 300$  ohm/square and difficult to identify p- or n-type, which suggests the most of the phosphorus-diffused layer was etched back from the surface.

Figure 7 shows the 3D of  $R_{\text{sheet}}$  after the second POCl<sub>3</sub> diffusion. The etched area shows 90-100 ohm/sq. and the protected area shows 58-65 ohm/sq. A reference

**Table IV**: mc-Si solar cells properties of selective emitter fabricated with two separate POCl<sub>3</sub> diffusion steps, comparing with the reference uniform emitter of industry standard and ECN Baseline. The property of the best cell is also shown.

|                        | Isc<br>(A)    | Voc<br>(mV) | FF<br>(%)      | η<br>(%)       |  |
|------------------------|---------------|-------------|----------------|----------------|--|
| industry<br>standard   | $8.51\pm0.01$ | $612 \pm 1$ | $77.6\pm0.1$   | $16.6 \pm 0.1$ |  |
| ECN<br>Baseline        | 8.53 ± 0.01   | 618 ± 1     | $77.2 \pm 0.2$ | $16.7 \pm 0.0$ |  |
| selective<br>(average) | $8.64\pm0.01$ | $630 \pm 1$ | $76.6\pm0.3$   | $17.1\pm0.1$   |  |
| selective<br>(best)    | 8.64          | 631         | 77.0           | 17.3           |  |

wafer processed at the same time without any POCl<sub>3</sub> process beforehand also shows  $96 \pm 4$  ohm/square, which suggests the first POCl<sub>3</sub> diffusion hardly influences the  $R_{\text{sheet}}$  after the second POCl<sub>3</sub> diffusion.

Table IV summarizes the Isc, Voc, FF and  $\eta$  of the selective emitters both as the average values and of the best cell, comparing with the reference industry standard [3] and the ECN Baseline . Although the average FF loses  $1\%_{abs}$  from the industry standard reference,  $0.5\%_{abs}$  efficiency gain in average from the industry standard and  $0.4\%_{abs}$  gain from the ECN Baseline [11] is achieved. The best cell whose FF is 77.0% has an efficiency gain as large as  $0.7\%_{abs}$ . Most significant is the 18 mV gain in Voc, which suggests lowering the  $N_P$  in the n<sup>++</sup> layer successfully led to the reduction of not only inactive phosphorus atoms but also Auger recombination centers. If the first POCl<sub>3</sub> diffusion is optimized more appropriately, FF is expected to be improved to 77.0-77.5% in average, resulting in 0.7-0.8\%\_{abs} efficiency gain.

Table V shows the comparison with other results of selective emitter approach reported as ever industrialized [6-9]. Our result of  $0.5\%_{abs}$  efficiency gain is higher or equivalent to them, and Voc gain of 18 mV is quite significant. On the other hand, others reported larger efficiency gain for mono crystalline wafer like 0.5-1.0‰<sub>abs</sub> than multi crystalline [6-8]. Although not explicitly described, all most likely use a thermal step with a process temperature higher than the typical POCl<sub>3</sub> process temperature for mc-Si. This might cause the deterioration of the bulk quality of mc-Si but not for mono.

Our  $2 \times POCl_3$  process does not exceed the typical process temperature for mc-Si, therefore high Voc gain of 18 mV is achievable and more suitable for mc-Si process.

**Table V**: Comparison of several selective emitter approaches with their reference uniform emitter cells reported as ever industrialized [6-9] with our approach of  $2 \times POCl_3$ .

| Apporach type             | emitter   | Jsc (mA/cm <sup>2</sup> ) | Voc (mV) | FF (%) | η(%) | Ga   | in                    |
|---------------------------|-----------|---------------------------|----------|--------|------|------|-----------------------|
| emitter etch              | ref.      | 33.1                      | 612      | 78.2   | 16.0 | Voc: | + 5 mV                |
| back [6]                  | selective | 34.1                      | 617      | 79.1   | 16.5 | η:   | + 0.5% <sub>abs</sub> |
| finger n <sup>++</sup> by | ref.      | 34.0                      | 615      | 78.8   | 16.5 | Voc  | + 5 mV                |
| laser doping [7]          | selective | 34.4                      | 620      | 78.2   | 16.7 | η:   | + 0.2% <sub>abs</sub> |
| silicon ink               | ref.      | 34.0                      | 618      | 79.0   | 16.6 | Voc  | + 7 mV                |
| [8,9]                     | selective | 34.9                      | 625      | 77.8   | 17.0 | η:   | $+0.4\%_{abs}$        |
| 2 × POCl <sub>3</sub>     | ref.      | 35.0                      | 612      | 77.6   | 16.6 | Voc  | + 18 mV               |
|                           | selective | 35.6                      | 630      | 76.6   | 17.1 | ղ։   | + 0.5% <sub>abs</sub> |

#### 4 CONCLUSION

By reducing the thickness of PSG film through lowering the process temperature without increasing  $R_{\text{sheet}}$ , the  $N_{\text{P}}$  in the n<sup>++</sup> layer was slightly lowered until  $8 \times 10^{20}$  cm<sup>-3</sup>, but the cell performance hardly improved. Thickening the PSG by combining oxidation successfully improved the cell performance. When  $R_{\text{sheet}}$  is increased to 76 ohm/square from 66 ohm/square by reducing the n<sup>++</sup> layer while the n<sup>+</sup> layer is kept equivalent, an efficiency gain by 0.2% abs was achieved with slightly lower FF. Further increase of  $R_{\text{sheet}}$  results in increases in Isc and Voc, but in a steep reduction of FF, ending up with a lower  $\eta$ . When  $R_{\text{sheet}}$  is decreased to 51-56 ohm/square by deepening the  $n^+$  layer while the peak  $N_P$ in the  $n^{++}$  layer is lowered down to  $7 \times 10^{20}$  cm<sup>-3</sup>, an efficiency gain of 0.3% abs was achieved. The effective reduction of electrically inactive phosphorus atoms can lead to the cell performance improvement for uniform emitter structure without sacrificing the conductivity between the metal and the emitter.

Further n<sup>++</sup> layer improvement by reducing the Auger recombination center requires a selective emitter structure. An unique process flow including two times of POCl<sub>3</sub> diffusion was introduced to implement the low  $N_P$  n<sup>++</sup> layer into a selective emitter process. An average efficiency gain of 0.5%<sub>abs</sub> with 18 mV increase of Voc was obtained, and the best cell achieved a 0.7%<sub>abs</sub> efficiency gain. In comparison with other approaches for selective emitter previously reported as ever industrialized, our 2 × POCl<sub>3</sub> process demonstrated the highest gain in  $\eta$  and Voc for a mc-Si selective emitter process.

## ACKNOWLEDGEMENT

This work was partly funded by the Dutch Ministry of Economic Affairs, Agriculture and Innovation.

#### REFERENCES

- S.M. Sze, VLSI technology, McGraw-Hill, 2<sup>nd</sup> ed., New York, 1988.
- [2] S.M. Sze, *Physics of Semiconductor Devices*, John Wiley & Sons, 2<sup>nd</sup> ed., New York, 1981.
- [3] Y. Komatsu, G. Galbiati, M. Lamers, P. Venema, M. Harris, A.F. Stassen, C. Meyer, M. van den Donker, A. Weeber, 24<sup>th</sup> EU-Photovoltaic Solar Energy Conference, Hamburg 2009, 1063-7.
- [4] Y. Komatsu, A.F. Stassen, P. Venema, A.H.G. Vlooswijk, C. Meyer, M. Koorn, 25<sup>th</sup> EU-Photovoltaic Solar Energy Conference, Valencia 2010, 1924-9.
- [5] Y. Komatsu, M. Koorn, A.H.G. Vlooswijk, P.R. Venema, A.F. Stassen, 1<sup>st</sup> Int'l Conference on Silicon Photovoltaics, Freiburg 2011.
- [6] B. Raabe, F. Book, A. Dastgheib-Shirazi, G. Hahn, 25<sup>th</sup> EU-Photovoltaic Solar Energy Conference, Valencia 2010, pp. 1174-1178.
- [7] T. Frieß, A. Teppe, J. Olkowska-Oetzel, W. Zimmermann, C. Voyer, A. Esturo-Bretón, J. Isenberg, S. Keller, D. Hammer, M. Schmidt, P. Fath, 25<sup>th</sup> EU-Photovoltaic Solar Energy Conference, Valencia 2010, pp. 2164-2167
- [8] M. Abbott, D. Poplavskyy, G. Scardera, E. Rosenfeld, X. Chen, M. Terry, S.W. Johnson F. Lemmi, 25<sup>th</sup> EU-Photovoltaic Solar Energy Conference, Valencia 2010, pp. 2412-2415
- [9] D. Poplavskyy, G. Scardera, M. Abbott, A. Meisel, X. Chen, S. Shah, E. Tai, M. Terry, F. Lemmi, 25<sup>th</sup> EU-Photovoltaic Solar Energy Conference, Valencia 2010, pp. 2416-2419
- [10] M.S. Tyagi, R. van Overstraeten, Solid-State Electronics, 1983, 26, 577-97
- [11] A.F. Stassen, J. Anker, P. Danzl, Y. Komatsu, M Koppes, and E. Kossen, 25<sup>th</sup> EU-Photovoltaic Solar Energy Conference, Valencia 2010, pp. 1939-1941
- [12] http://www.sunlab.nl